- Career Center Home
- Search Jobs
- Timing & Synthesis Engineer
Results
Job Details
Explore Location
Apple
San Diego, California, United States
(on-site)
Posted
2 days ago
Apple
San Diego, California, United States
(on-site)
Job Function
Engineering
Timing & Synthesis Engineer
The insights provided are generated by AI and may contain inaccuracies. Please independently verify any critical information before relying on it.
Timing & Synthesis Engineer
The insights provided are generated by AI and may contain inaccuracies. Please independently verify any critical information before relying on it.
Description
DescriptionAs a Timing Engineer, you will work in a team developing Wireless SoCs with custom hardware accelerators and multiple processor sub-systems. There will be the opportunity to work closely with SoC architects and IP developers to develop SoCs that meet power, performance, and area goals for Apple's products. You will help improve the processes, methods, and tools for designing and implementing these large, complex SoCs. Collaboration with multi-disciplinary groups will be needed to make sure designs are delivered on time and with the highest quality by incorporating targeted checks at every stage of the design process. In this highly visible role, you will be at the center of the ASIC creation effort, interfacing with all disciplines, with a critical impact in getting leading-edge products launched to delight millions of customers.
Responsibilities
- Full chip and block-level timing constraint creation, review and closure ownership throughout the entire project cycle (RTL, synthesis, and physical implementation).
- Execute low power physical synthesis techniques, deploying knowledge of UPF and power intent verification.
- Deploy and enhance methodology and flows related to timing constraint verification and timing closure.
- Generation of consistent block and full chip timing constraints.
- Support digital chip integration work and flows (e.g. CDC).
- Collaborate with Chip Architecture, Design Verification, Physical Design, DFT, and power teams to achieve first time Silicon success.
- Generally bridge between the RTL front end and place & route worlds.
Minimum Qualifications
- Bachelors degree and 3+ years of relevant industry experience.
- Timing constraint (SDC) creation at partition and chip level.
- Logic synthesis execution (verilog RTL to netlist).
Preferred Qualifications
- Strong knowledge of the entire ASIC design process, from RTL through synthesis, static timing analysis and place & route.
- Expertise in STA tools and flow.
- UPF usage for power and voltage islands.
- Knowledge of timing corners, operating modes, process variation and signal integrity-related issues.
- Skilled in scripting languages (TCL, PERL, Python), both standalone and within EDA tools.
- Proficient in the closure of end-to-end logic equivalence (FV, LEC) with functional ECOs in the mix.
- Familiarity with DFT approaches and constraints.
- Proficient with RTL Verilog/VHDL.
- Familiarity with digital top integration flows/methodology/checks.
Pay & Benefits
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $139,500 and $258,100, and your base pay will depend on your skills, qualifications, experience, and location.
Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Job ID: 80966017

Apple
Cupertino
,
California
,
United States
We’re a diverse collective of thinkers and doers, continually reimagining what’s possible to help us all do what we love in new ways. The people who work here have reinvented entire industries with the Mac, iPhone, iPad, and Apple Watch, as well as with services, including Apple TV, the App Store, Apple Music, and Apple Pay. And the same innovation that goes into our products also applies to our practices — strengthening our commitment to leave the world better than we found it.
Every new product we invent, service we ...
View Full Profile
More Jobs from Apple
Software Development Engineer in Test (SDET) - Home
Cupertino, California, United States
12 hours ago
GPU Electrical Analysis Engineer
Austin, Texas, United States
12 hours ago
WSoC RF Test Automation Engineer
Irvine, California, United States
12 hours ago
View your connections
Jobs You May Like
Median Salary
Net Salary per month
$5,294
Cost of Living Index
81/100
81
Median Apartment Rent in City Center
(1-3 Bedroom)
$3,050
-
$5,169
$4,110
Safety Index
60/100
60
Utilities
Basic
(Electricity, heating, cooling, water, garbage for 915 sq ft apartment)
$185
-
$450
$257
High-Speed Internet
$60
-
$120
$82
Transportation
Gasoline
(1 gallon)
$4.73
Taxi Ride
(1 mile)
$3.30
Data is collected and updated regularly using reputable sources, including corporate websites and governmental reporting institutions.
Loading...
